Hardware Certification for Safety-Critical Real-Time Systems

Andrew J. Kornecki*  Janusz Zalewski**

*Embry-Riddle Aeronautical University, Daytona Beach, FL 32114, USA
(Tel: 386-226-6888; e-mail: kornecka@erau.edu)
**Florida Gulf Coast University, Fort Myers, FL 33965, USA
(Tel: 239-590-7317; e-mail: zalewski@fgcu.edu)

Abstract: This paper discusses issues related to the RTCA document DO-254 Design Assurance Guidance for Airborne Electronic Hardware and its consequences for hardware certification. In particular, problems related to circuits’ compliance with DO-254 in avionics and other industries are considered. Extensive literature review of the subject is given, including current views on and experiences with qualification of hardware design tools. Some results of the authors’ own study on tool qualification are presented.

Keywords: safety-critical systems, real-time systems, tool qualification, hardware certification, FPGA.

1. INTRODUCTION

In modern societies, where computing technologies are applied in nearly every aspect of everyday life, from door locks and watches, to security systems and traffic lights, to cars, trains, airplanes and space vehicles, there is a need to protect ourselves against unexpected and undesirable behaviors of computer based systems. Such need led to the introduction of computer safety standards developed by professional organizations and enforced by government regulations. These standards can be roughly divided into those relevant to hardware and those relevant to software.

The introduction of such standards started relatively early in the domain of aviation, because of the unusual vulnerability of the society facing aircraft related accidents potentially caused by computer failures, and the corresponding urgent need of developing protective measures. In this view, the U.S. government and international agencies that regulate respective industries have issued and promoted a number of standards and guidelines, related to certification and/or other aspects of software assurance, such as qualification, licensing or validation, in their specific areas of interest. Especially important is guidance related to civil aviation and airborne systems: DO-178B (RTCA 1992) and DO-254 (RTCA 2000).

In this paper, we discuss issues related to the hardware related standard, DO-254, and respective hardware aspects of airborne systems certification. Software aspects of certification have been covered in a separate paper (Kornecki & Zalewski 2008). The paper is structured as follows. The next two sections discuss issues related to circuits’ compliance with DO-254 in avionics and other industries, respectively. Section 4 outlines a more formal approach to certification and Section 5 presents some views on and experiences with software tools qualification against DO-254. Some results of a study on tool qualification are presented in Section 6, and conclusions in Section 7.

2. CIRCUITS’ COMPLIANCE WITH DO-254

With the progress of microelectronic technologies, the avionics hardware is typically custom generated using, as components, programmable logic devices. Field Programmable Logic Arrays (FPGA) and Application Specific Integrated Circuits (ASIC) are two leading implementation technologies. More often the devices include also components containing Intellectual Property (IP) chips with dedicated algorithms or custom made solutions resembling general purpose embedded microprocessor’s functionality. All this caused an emergence of RTCA document DO-254 (RTCA 2000), which deals with safety assurance for hardware used in avionics and can be used for other safety-critical applications.

What also contributed to the origins of DO-254 is the fact that avionics companies and designers, facing the rigors of DO-178B guidance, began moving system functionality from software to hardware (Hilderman & Baghai 2003). As reported by Cole and Beeby (2004), “There are several schemes that have been used by some to take advantage of a current loophole that allows airborne software functionality to be embedded in firmware or programmable devices. This loophole affectively sidesteps the need to adhere to DO-178B as a software standard.” Thus, a new document was introduced that forms the basis for certification of complex electronic hardware, by identifying design lifecycle process, characterizing the objectives, and offering means of complying with certification requirements. The Advisory Circular published subsequently by the FAA (2005) clarifies the applicability of DO-254 to custom microcoded components, such as ASIC, PLD, FPGA, and similar.

Previous paper (Kornecki & Zalewski 2008) reported on some of these issues. In the section below, we are discussing some additional papers in more detail, review a number of most recent approaches to hardware certification according to DO-254, and cover other important points from the literature.
Miner et al. (2000) were probably the first to consider compliance with DO-254, before even the standard was officially released. In a joint project with the FAA, NASA Langley was developing a hardware design to gain understanding of the guidance document and generate an example suitable for training. A core subsystem of the Scalable Processor-Independent Design for Electromagnetic Resilience (SPIDER) was selected for this case study.

Hilderman and Baghai (2003) offer an advice to manufacturers to map their existing development processes to those of DO-254. At the strategic level, the recommend approach is “to focus on ensuring correctness at the conceptual design stage and then preserve the design integrity” as one proceeds through the detailed design and implementation. However, each individual vendor or designer faces multiple specific design problems that must be addressed to meet the DO-254 objectives. How they proceed depends on an individual vendor and the type of problem.

Young (2004) reported on the role commercial off-the-shelf (COTS) products could have in safety-critical avionics systems creation under DO-254 guidance. The APMC (Avionics Process Management Committee) has produced EIA-933 Standard for Preparing a COTS Assembly Management Plan. This document recommends how to select and manage suppliers of avionics COTS products.

In the white paper of the DO-254 Users Group, Baghai and Burgaud (2004) offer a package including the following five items designed to assist in the qualification process:

- The processes documents, that help define, benchmark and improve the industrial design, verification, validation, and quality assurance processes
- The quality assurance checklists, for reviews and audits, ensuring that each project is compliant with the defined industrial process
- The tools for requirements management and traceability, checking compliance of HDL code with coding standards, HDL code verification, and test suite optimization
- The tools integration into the industrial process, until their qualification (interfaces, report generation for a certification audit, trainings, tools assessment, etc.), and
- The DO-254 TRAINING by consulting partners.

Cole and Beeby (2004) studied DO-254 compliance for graphic processors, considered as COTS components, and proposed a four phase approach to meet DO-254 objectives:

1) Provision of a DO-254 COTS data pack to support the use of a given electronic part.
2) Provision of a DO-254 compliance statement.
3) Process improvement and further analysis.
4) Ongoing support for new parts and processes.

In Phase 1, that is, for a part that was already fully designed and in production, only the following could be done for compliance:

- review of the available component management data from chip designer and chip manufacturer
- analysis of the available data for completeness
- augmentation of the available data through further analysis and testing, in case of any existing deficiencies
- developing recommendations to improve the process for future parts
- development of the COTS data pack in a format compatible with DO-254
- revising the data pack with DER to ensure completeness and suitability for DO-254 submission by end customers.

Phase 2 is meant to take a closer look at the design and development processes, but without changing them. Rather, it provides the basis for improving these processes and obtaining better compliance with DO-254. Phase 3 is a step to put the recommendations of Phase 2 into practice. Finally, the role of Phase 4 is to provide the continuous process of DO-254 compliance for making any new parts that might need such compliance.

Glazebook (2007) discussed certification according to DO-254 in the British context, focusing on the 26 data items listed in the standard as the compliance suite, of which four are required fo submission: (a) Plan for Hardware Aspects of Certification; (b) Hardware Verification Plan; (c) Top Level Drawings; and (d) Hardware Accomplishment Summary. He made several recommendations summarized below:

- Developing robust and accurate plan early in the program before transition to the development stages of the lifecycle is essential.
- Using proofing and obsolescence robustness assessments as part of the component selection process.
- Focusing on proven techniques and approaches.
- Ensuring that robust and controlled transition criteria are implemented prior to any development.
- Ensuring that the requirements are controlled and sufficiently abstracted in the inception phase.
- Using traceability metrics from the project inception.
- Considering verification at the start of the program.
- Detecting and eliminating coding errors should be seen as part of the development activity.

In the context of the British market, Lee (2007) analyzes the procurement and acceptance of military avionic systems based on the continuing technical advances that are being made in electronic system design, in general, and the capabilities of Programmable Logic Devices (PLDs), in particular. An interpretation is given of DO-254 in a view of military systems, quoting several common issues in DO-254 development and certification, such as:

- Inadequate level of detail in requirements
- Inadequate formal planning and following of plans
- Lack of independence in quality assurance and verification
- Inadequate and non-automated traceability
- Lack of automatic testing.

Two papers from Barco-Siles S.A. (Pampagnin & Menis 2007 and Leroy & Bezamat 2007) report on the way the company deals with increasing demands on the hardware development processes resulting from DO-254 conformance. In the former paper, the authors state that even though
implementing DO-254 has necessarily a non-negligible cost, this can be considered as an investment. It obliges the supplier to analyze in detail its processes, methodologies and tools and to apply a structured development processes, with a rigorous quality assurance. It also allows the supplier to adapt its set of internal processes to the design assurance level targeted to optimize efforts. The resulted products have a better quality and the development cycles are optimized. Verification is focused on design errors, and effort and resources are better distributed. It obliges the subcontractor to respect a structured development processes. The initial cost has to be compared with the level of quality for the subcontractor. Applying the DO-254 gives the assurance that the applicant can obtain from its subcontractor a good level of quality, good documentation, and the ability to reuse the design, if necessary.

The latter paper deals specifically with the way how Barco-Silex has handled the DO-254 guidance for designing FPGA circuits. It addresses the development cost impact on FPGA design throughout the verification level and the amount of data delivered in this process. The golden rule to provide Hardware Design Assurance for any design entity is to split the three fundamentals design rules. Specification, Conception and Validation must be assumed by different people in order to avoid error propagation over the lifecycle. In many cases, validation results may need to be reviewed independently to confirm proper procedures were followed and that the results confirm that the requirements have been met.

Plastow (2007) considers DO-254 compliance from the perspective of space applications, and argues that: “Hardware development follows a process that is very similar to software development. Many of the proven software techniques used in software development/verification can be used with little or no modification on hardware.” Thus, he recommends using software techniques, such as change impact analysis and fault tree analysis to provide a way to better understand and verify a complex electronics design. As he states, such interdisciplinary approach would insure better design quality.

2.2 Response from Chip & Board Manufacturers

Chip and board manufacturers are particularly eager to comply with DO-254, because of their concerns about the market share. Since compliance with DO-2254 guidance is considered a technological advantage, most of the vendors began changing their development processes towards meeting the guidance objectives. Several companies announced their readiness to comply with certification requirements.

Mentor Graphics and Aldec/Actel seem to take the lead in providing compliance of their products with DO-254. While most of respective papers have been reviewed in (Kornecki & Zalewski 2008), here we provide some additional insight.

Dewey (2008) outlines the contents of the standard and comments on the meaning of its requirements to the vendors and suppliers, especially on added costs. He focuses on the properties of data (artifacts) generated throughout the design process and lists the six characteristics, as per DO-254:

- non-ambiguity, having a single interpretation
- completeness, inclusion of all requirements along with the associated data
- verifiability, existence of means to determine that data are correct
- consistency, avoidance of conflicts among data
- modifiability, with no need to change the structure of data
- traceability, ability to determine the origin of data.

Regarding the tool qualification, he states what the standard does, that:

- tools generating code have more rigorous qualification process than tools that verify results, and
- each version of a tool has to be qualified in the context of a particular projects.

Lange and Boer (2007) give an overview of functional hardware verification methodologies, as a part of the design process, but with very little reference to DO-254, contrary to what the paper title claims. Their important consideration, however, is that the verification techniques that served well the designs 10-15 years ago are no longer adequate due to a tremendous increase in design complexity and integration. As a consequence, design verification has become a limiting factor in safety-critical systems, especially with respect to such factors as: complexity, concurrency and metastability. Latest verification techniques are then described that take care of such issues as state explosion, design traceability and effectiveness of coverage.

One of Mentor Graphics’ techniques, called Advanced Verification Methodology (AVM), consisting of constraint random test generation, a total coverage model, design intent specification, and formal model checking, is described in (Keithan et al. 2008). It has been used on a practical design of an FPGA based DMA engine at Rockwell-Collins, with the project adhering to DO-254 requirements.

The use of AVM is an important consideration for a safety-critical project, since it is based on an open source Transaction Level Modeling (TLM) class library and supports standard languages SystemVerilog and SystemC. As such, even though originated at Mentor Graphics, it is vendor neutral. Due to its open source nature it allows code inspections that may be required for certification. Although the project has not been fully completed at the time of this writing, it was believed that AVM helps not only demonstrate that the requirements have been satisfied to the highest possible level (the ultimate verification goal off DO-254), but also assists in shortening design cycles. Interestingly, the requirements phase used a requirement capture tool named DOORS, which has been typically applied in software development projects.

Lee and Dewey (2007) shed more light on meeting DO-254 objectives in a form acceptable to the auditor known as Designated Engineering Representative (DER), by explicitly addressing its subset:
• requirements management and tracking, with the use of such tools as Reqtify or DOORS
• Register Transfer Level (RTL) code validation, with an automated method to measure RTL to a company standard
• verification process assurance, with the use of AVM, and
• producing design documentation, from requirements, to the RTL code, to the bit streams or Graphic Data System (GDS) II file format.

All this is written and outlined keeping in mind that “DO-254 is not a burden but a set of guides that helps standardize hardware systems assurance, making flight systems safe.”

Aldec and Actel, which seem to work in alliance, published a white paper discussing concerns of the standard’s requirements. Recently, Reeve and Lange (2008) published a white paper discussing concerns of creating and executing the DO-254 compliant design project. Among the potential pitfalls that need to be addressed they list the following:

• do not think that you can “get around” DO-254
• do not attempt to generate DO-254 documents after the fact
• engage in a DO-254 program with proper preparation
• be prepared that requirements traceability is a reactive process
• consider reusing current designs
• understand that tool qualification is difficult.

In another recent paper, Kenny (2008) states that “DO-254 compliance requires an ecosystem of partners that offers a range of DO-254 certifiable solutions.” Further, the paper discusses the intricacies of DO-254 and emphasizes importance of dealing with several components of this ecosystem, such as:

• planning and educational support
• verification methods and tools qualification
• certification services, and
• programmable logic and IP suppliers.

3. OTHER TYPES OF CIRCUITS AND INDUSTRIES

Complex electronic hardware, such as PLDs, FPGAs and ASICs, are the critical components to be assessed against DO-254, and this has been recognized for safety-critical systems even before the emergence of this standard (Hilton & Hill 2000, Civera et al. 2002). However, there are still other circuits used in safety-critical applications that may also require assessment and certification. They are discussed briefly in this section, along with the industries that require such assessments.

Although the FAA (2005) states in its advisory circular that there is no intention for commercial off the shelf processors to comply with DO-254, Section 11.2 of DO-254 addresses the use of such components in safety-critical avionics systems. In this view, Fulton (2006) discusses the use of COTS graphical processors in primary or secondary flight displays, which are safety critical. The following requirements of DO-254 seem to be in place: manufacturer’s track record, quality control procedures, service experience, and component’s qualification with respect to reliability. With this in mind, a data package has been produced with eleven specific criteria and information how they have been met for these products.

Cole and Beeby (2004) present the entire DO-254 process for a graphical processor, while two other papers (Knaus 2004, Quantum3D 2007) discuss the role of certification in graphical systems using OpenGL standard. Very recently, Snyder (2008) outlines the entire idea of diverging from DO-254 by standardizing software based graphical processor units (GPU). He states, referring to DO-254 scrutiny, that “This level of design assurance is never available for a commercial GPU chip comprising millions of gates.” In contrast, a software based GPU can be developed according to a strict subset of a software standard, such as OpenGL, and
“can undergo standard design assurance using the DO-178B software guidelines.”

Several other electronic devices used in safety-critical systems may have to be considered for certification. For example, Forsberg and Karlsson (2006) discuss the COTS CPU selection for safety-critical applications, and Salewski and Taylor (2007) compare fault handling in FPGAs and microcontrollers for such application. General certification criteria for databases are discussed by Riera and Lewis (2003), and certification issues for one specific database, AFAX, by Kornecky (2008).

Other industries made respective attempts as well, dated back as far as 1994 (Hughes & Musgrave 1994) for automotive industries and FPGA. More recently, papers appeared discussing certification of electronic equipment for a gas burner (Gonçalves et al. 2002), micro-electro-mechanical systems, MEMS (White & Rios 2002), and a radio altimeter (Hairion et al. 2007). Lundteigen and Rausand (2006) made one of a few attempts to look at hardware assessment for safety-critical systems from the perspective different than that of DO-254, by applying the IEC 61508 and 61511 standards.

There have always been tendencies to bring together programming languages and silicon, including implementations of a language in silicon (Schoeberl 2004 and 2008) but also using a programming language to design silicon and generate code for programmable logic devices (Hilton and Hall 2004). As one author states it, “Software consists of bits downloaded into a prefabricated hardware device. Traditional microprocessor software bits represent sequential instructions to be executed by a programmable microprocessor. In contrast, field-programmable gate array software bits represent a circuit to be mapped onto an FPGA’s configurable logic fabric” (Vahid 2007). Thus, it seems like the “bits” loaded into the microprocessor’s memory is as much software as the “bits” loaded into an FPGA.

Finally, there is a vast amount of standards across various industries that deal with software certification, but not much with hardware, with one exception. The international standard IEC 6601-1-4 (2000), on Programmable Electrical Medical Systems, states explicitly that “it “goes beyond traditional testing and assessment of the finished medical electrical equipment and includes requirements for the processes by which medical electrical equipment is developed.” This is an important step in the discussion on product versus process certification, since the standards further states: “Testing of the finished product is not, by itself, adequate to address the safety of complex medical electrical equipment.”

The IEC standard takes as its basis the concepts of risk management and a development life cycle, on which it builds the procedures for design assurance. In particular, the guidance addresses requirements specification, architecture, detailed design and implementation, modification, and verification and validation. What seems to be a significant shortcoming is that the document redefines all basic concepts related to safety and system development, making no reference to any of the computing or engineering glossaries, where these terms have been previously defined. This fact makes the document look not very much related to other existing standardization documents, even though the definitions might be compatible with those previously formulated in other standards.

4. FORMAL APPROACHES TO H/W VERIFICATION

A thorough review of literature for the last decade, or so, reveals a number of attempts to formalize reasoning about hardware. Only a handful of selected papers are analyzed below. An interested reader can find further references in two book collections on the subject (Hu and Martin 2004; Bernardo and Cimatti 2006). For the purpose of this discussion, we follow the definition of a formal method as given by the NASA Langley Formal Methods Group (NASA 2008):

"Formal Methods” refers to mathematically rigorous techniques and tools for the specification, design and verification of software and hardware systems. The phrase "mathematically rigorous" means that the specifications used in formal methods are well-formed statements in a mathematical logic and that the formal verifications are rigorous deductions in that logic (i.e. each step follows from a rule of inference and hence can be checked by a mechanical process.)

In some of the earlier papers, Hoskote et al. (1997) addressed the problem of verifying the correctness of gate-level implementations of large synchronous sequential circuits with respect to their higher level specifications in HDL. The verification strategy is to verify containment of the finite state machine (FSM) represented by the HDL description in the gate-level FSM by computing pairs of compatible states. Their formulation of the verification problem dissociates the verification process from the specification of initial states, whose encoding may be unknown or obscured during optimization and also enables verification of reset circuitry. Consequently, verification of circuits with large and diverse I/O sets, which was previously intractable due to lack of a single effective variable order for the binary decision diagrams is now feasible.

In another older paper Kern and Greenstreet (1999) point out to two main aspects of the application of formal methods in a hardware design process: (a) the formal framework used to specify desired properties of a design, and (b) the verification techniques and tools used to reason about the relationship between a specification and a corresponding implementation. They survey a variety of frameworks and techniques proposed in the literature and applied to actual designs. The specification frameworks include temporal logics, predicate logic, abstraction and refinement, as well as regular languages. The verification techniques presented include model checking, automata-theoretic techniques, automated theorem proving, and approaches that integrate the above methods. They present a selection of case studies where formal methods were applied to industrial-scale designs, such as microprocessors, floating-point hardware, protocols, memory subsystems, and communications hardware.
Bunker et al. (2004) reviewed one aspect of almost every hardware design, that is, protocol compliance verification. The paper presents a survey of candidate modeling languages for protocol verification, focusing on languages originally intended for hardware and software design and verification activities. The comparison is framed by first constructing a taxonomy of these languages, and then by discussing the applicability of each approach to the compliance verification problem. Each discussion includes a summary of the development of the language, an evaluation of the language's utility for the problem domain, and examples of how the language might be used to specify hardware protocols.

Only relatively recently authors of papers on formal methods began considering tools supporting these approaches. A handful of related papers are discussed below.

Turner and He (2001) investigate specification, verification and test generation for synchronous and asynchronous circuits. Their approach is called Digital Logic In LOTOS (the ISO language of temporal ordering specification), or DLIL for short. They defined relations for strong conformance to verify a design specification against a high-level specification, and developed tools for automated testing and verification of conformance between an implementation and its specification.

Aljer and Devienne (2004) consider the use of a formal specification language as the foundation of real validation process. They propose architecture based upon stepwise refinement of a formal model to achieve controllable implementation. Partitioning, fault tolerance, and system management are seen as particular cases of refinement in order to conceptualize systems correct by proven construction. The basic principles of system methodologies are presented and the methodology based on the refinement paradigm is described. In order to prove this approach, the B-HDL tool based on a combination of VHDL and B method formal language has been developed.

Nehme and Lundqvist (2003) describe a framework consisting of both software tools for application verification and hardware platforms for execution and real-time monitoring. The tool translates safety critical VHDL code into a formal representation in a form of FSM model. Different formal techniques can then be applied on this representation in order to verify properties such as liveness and deadlock and to validate that the timing constraints of the original system hold. Three aspects of the tool implementation are discussed: transformation of source code into an intermediate representation, verification of real-time properties, and some tool-related implementation issues.

Dajani-Brown et al. (2004) focus on the use of SCADE (Safety Critical Application Development Environment) and its formal verification component, the Design Verifier, to assess the design correctness of a sensor voter algorithm used for management of three redundant sensors. The algorithm, captured as a Simulink diagram, takes input from three sensors and computes an output signal and a hardware flag indicating correctness of the output. Since synthesis of a correct environment for analysis of the voter's normal and off-normal behavior is a key factor when applying formal verification tools, this paper is focused on: 1) the different approaches used for modeling the voter's environment; and 2) the strengths and shortcomings of such approaches when applied to the discussed problem.

Hilton in his thesis (2004) proposes a process for developing a system incorporating both software and PLD, suitable for safety critical systems of the highest levels of integrity. This process incorporates the use of Synchronous Receptive Process Theory as a semantic basis for specifying and proving properties of programs executing on PLD, and extends the use of SPARK Ada to cover the interface between software and programmable logic. The author claims that the demonstrated methods are not only feasible but also scale up to realistic system sizes, allowing development of such safety-critical software-hardware systems to the levels required by current system safety standards.

Finally, with the emergence of the FAA endorsed document DO-254 “Design Assurance Guidance for Airborne Electronic Hardware”, more papers began to appear that discuss not only tool support for formal approaches, but also compliance with the DO-254 standard. This is where some discussions of product or process certification and tool qualification begin to take place. Related papers are discussed in more detail in the next section.

5. TOOL QUALIFICATION AGAINST DO-254

Since the growing complexity of electronics hardware requires the use of automatic software tools, the DO-254 document also includes a section on tool qualification. Tool qualification has been defined as the process necessary to obtain certification credit for a tool within the context of a specific airborne system. The document distinguishes between design tools, which can introduce errors into the product, and verification tools, which do not introduce errors into the product but may fail detecting errors in the product. The DO-254 tool assessment and qualification process is shown in Figure 1.
Several vendors recently began dealing with tool qualification. Aldec (2007) used a sample design of a counter, with the following features: one clock domain, asynchronous reset, clock enable port, counting direction port (up/down), synchronous initial value reload ability, 64 bits output data. The system contained two boards connected through Daughter Board (DB) connectors. First of them – the main board – was Aldec HES board (HES3X3000EX) connected to the PCI bus. This board generated stimuli for Design Under Test (DUT) and collected results from DUT. The second board was a user DB with DUT.

The verification process contained three independent stages: simulation stage, verification stage, comparison stage. The simulation stage is a typical HDL-level simulation in Active-HDL simulator. During simulation, stimuli and results are captured to waveform (ASDB format) on specified edge of user clock. The clock line of DUT is not stored in waveform file. It is generated on HES main board during verification in order to assure constant frequency. For hardware verification purpose the PrototypeVerificationTool (PVT) program is used. It maintains communication with FIFO sending test vectors to DUT and retrieving response data from DUT. During verification process, application continues to perform two tasks: writing stimuli to Sin_FIFO and reading results from Rout_FIFO. Results from Rout_FIFO are written to raw binary file. At the end of verification, binary results are transformed to ASDB waveform file. At the comparison stage, waveform captured during simulation is compared with waveform obtained from hardware verification. No differences indicate that verification has finished successfully. The Aldec waveform viewer – the Wcore can be used for waveform comparison purpose.

Lange (2008) addresses circuit metastability in the context of DO-254 tool certification. Metastability is the term to describe what happens in digital circuits when the clock and data inputs of a flip-flop change values at approximately the same time. This leads to the flip-flop output oscillating and not settling to a value within the appropriate delay window. The output of the flip-flop is said to have gone “metastable.” This happens in designs containing multiple asynchronous clocks, when two or more discrete systems communicate. Metastability is a serious problem in safety-critical designs as it causes intermittent failures. A comprehensive verification solution is offered by Mentor Graphics 0-In Clock Domain Crossing (CDC) tool that essentially does the following:

- Performs a structural analysis on the RTL code to identify and analyze all signals crossing clock domains, and determine if their synchronization schemes are present and correct.
- Verifies transfer protocols to assure that the synchronization schemes are used correctly, by monitoring and verifying that protocols are being followed during simulation.
- Globally checks for re-convergence, which is most effectively done by injecting the effects of potential metastability into the simulation environment and determining how the design will react.

The 0-In CDC tool provides added assurance that the design will function correctly within the intended system. If one has a specific requirement from the customer or a DER to verify the system clock domain crossings and identify and eliminate instances of metastability, then one has to use a method of tool assessment. Again, the one suggested is the Independent Output Assessment.

Another tool from Mentor Graphics, ModelSim, is discussed by Lange (2007) in a view of meeting the DO-254 criteria. It is considered a verification tool, because it is used for digital simulation of directed test cases and provides coverage data (the tool does not generate the code to be used in the production circuit). The paper outlines ten steps to follow the DO-254 assessment and qualification process, as presented in Figure 1. The suggested way to proceed with tool assessment is to avoid qualification by using an independent output assessment method (Step 3 in Figure 1). For ModelSim it can be done as follows:

- reviewing RTL simulation outputs whether they match synthesized (gate level) simulations; although this does not provide independent assessment alone, if the outputs of these two simulations match, then the likelihood of an error in ModelSim is extremely low
- applying selection of the same tests on the physical device and checking the results against earlier simulations; if the result for the actual physical circuit match the verification results for the model, then one can logically conclude that the tool. ModelSim, is correctly simulating the model.

According to the author, the above two steps form the basis for meeting the DO-254 tool assessment criteria.

The verification steps/techniques must be performed in concert with the RTL design, ultimately leading to automatic circuit synthesis, which is the subject of another paper by Lange and Dewey (2008). Since automatic synthesis and conversion to gate-level designs is often done with optimizations by the hardware design tools, it may be counterproductive in safety-critical designs, which require strict adherence to the requirements. For this and other reasons DO-254 has rather rigorous requirements on tool qualification, “to ensure that tool used to design and verify hardware perform to an acceptable level on confidence on the target project.” The paper comments on three methods of DO-254 allowed tool assessment: relevant history, independent output assessment, and tool qualification. Since proving relevant history and qualifying the tool are both tedious processes, requiring the submittal of data, which may not be easily available, the paper suggests that the way to go is to demonstrate that “the hardware item must be thoroughly verified against the functional requirements”, thus, the independent tool assessment is not necessary. In the opinion of these authors, this may not be the right thing to do, since the tool output is still an abstract entity, not the hardware item yet, and may contain errors that cannot be detected during verification.

TNI (Baghai & Burgaud 2006) presents Reqtify, a tool for requirement traceability, impact analysis and automated documentation generation. The functionality of Reqtify includes: requirement coverage analysis, upstream and downstream impact analysis, requirement change, update and
deletion tracking throughout the project life cycle, requirement attribute handling, filtering and display depending on these attributes, user configurable documentation generation, and regression analysis. This technical note presents how Reqify complies with the DO-254 objectives.

According to DO254 classification, Reqify is a verification tool, as it is a tool “that cannot introduce errors, but may fail to detect an error in the hardware item or hardware design.” Prior to the use of the tool, a tool assessment should be performed. The purpose of tool assessment and qualification is to ensure that the tool is capable of performing the particular activity to an acceptable level of confidence for which the tool will be used. It is only necessary to assess those functions of the tool used for a specific hardware life cycle activity, not the entire tool. The assessment activity focuses as much or more on the application of the tool as the tool itself. Verification tool only needs to be qualified if the function that it performs is not verified by another activity. The flow chart from DO-254 is applied and indicates the tool assessment considerations and activities and provides guidance for when tool qualification may be necessary.

Dellacherie at al. (2003) describe a static formal approach that could be used, in combination with requirements traceability features, to apply formal methods in the design and verification of hardware controllers to support such protocols as ARINC 429, ARINC 629, MIL-STD-1553B, etc. Their paper describes the application of a formal tool, imPROVE-HDL, in the design and verification of airborne electronic hardware developed in a DO-254 context. imPROVE-HDL is a formal property checker that complements simulation in performing exhaustive debugging of VHDL/Verilog RTL hardware models of complex avionics protocol controllers without the need to create testbenches. Reqify tool is used to track the requirements throughout the verification process and to produce coverage reports. According to the authors, using imPROVE-HDL coupled with Reqify, avionics hardware designers can assure that their bus controllers meet the most stringent safety guidelines outlined in DO-254.

Karlsson and Forsberg (2005) discuss the additional design assurance strategies stated in DO-254, appendix B - “Design assurance considerations for level A and level B functions.” In particular, the use of formal specification languages such as the property specification language (PSL) in combination with dynamic (simulation) and static (formal) verification methods for programmed logic devices are addressed. Using these methods, a design assurance strategy for complex programmable airborne electronics compliant with the guidelines of DO-254 is suggested. The proposed strategy is a semi-formal solution, a hybrid of static and dynamic assertion based verification. The functional specification can be used for both documentation of requirements and verification of the design’s compliance. It is possible to tightly connect documents and reviews to present a complete and consistent design/verification flow.

6. TOOL QUESTIONNAIRE

To identify issues and concerns in tool qualification and system certification, and help understand the underlying problems, we conducted a survey to collect data on the experiences and opinions concerning the use of programmable logic tools as applied to design and verification of complex electronic hardware according to the DO-254 guidelines. The objective was to collect feedback, from industry and certification authorities, on assessment and qualification of these tools, to identify opinions and points that would help improve the process.

The questionnaire has been developed and distributed at several national and international conferences, including those organized by the FAA over the last two years. In addition we followed-up with a mailing to over 150 individuals engaged in development of the aviation software and hardware. The questionnaire was also distributed internally in a few companies engaged in the design of programmable logic devices, and has been made available from the DO-254 Users Group website (http://www.do-254.org/?p=tools). As a result of these activities a sample of almost forty completely filed responses was received. Even though this may not be a sample fully statistically valid, the collected results make for several interesting observations.

The survey population, by type of the organization, included the majority of respondents from avionics or engine control developers (65%). Over 95% of respondents have technical background (55% bachelor and 45% master degrees) and over 72% have educational background in electronics. While 97% of respondents have more than three years of experience, 59% have more than 12 years. The most frequent respondents’ roles relevant to the complex electronics tools include:

- use of the tools for development or verification of systems (60%)
- managing and acting as company’s designated engineering representative (26%)
- development of the tools (2%)
- development of components (12%).

The respondents’ primary interest was divided between verification (32%), development (27%), hardware (22%) and concept/architecture (18%).

Considering criteria for the selection of tools for use in DO-254 projects (Table 1), as the most important have been reported the following: the available documentation, ease of qualification, previous tool use, and host platform, followed by the quality of support, tool functionality, tool vendor reputation, and the previous use on airborne project. Selection of a tool for the project is based either on a limited familiarization with the demo version (50%) or an extensive review and test (40%). The approach to review and test the tool by training the personnel and using trial period on a smaller project seems to be prevailing.
Table 1. Importance of tool evaluation criteria (from highest to lowest)

<table>
<thead>
<tr>
<th>Importance</th>
<th>Criterion</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Documentation quality</td>
</tr>
<tr>
<td>2</td>
<td>Ease of qualification</td>
</tr>
<tr>
<td>3-4</td>
<td>Previous use on airborne products Host platform</td>
</tr>
<tr>
<td>5</td>
<td>Quality of support</td>
</tr>
<tr>
<td>6</td>
<td>Reliability</td>
</tr>
<tr>
<td>7</td>
<td>Functionality</td>
</tr>
<tr>
<td>8-12</td>
<td>Tool performance Internal evaluation</td>
</tr>
<tr>
<td></td>
<td>Previous familiarity with the tool</td>
</tr>
<tr>
<td></td>
<td>Availability of training</td>
</tr>
<tr>
<td>13</td>
<td>Compatibility with development platform</td>
</tr>
<tr>
<td>14</td>
<td>Vendor reputation</td>
</tr>
<tr>
<td>15-17</td>
<td>Compatibility with existing tools</td>
</tr>
<tr>
<td></td>
<td>Acquisition cost</td>
</tr>
<tr>
<td></td>
<td>Amount of training needed</td>
</tr>
<tr>
<td></td>
<td>Compatibility with selected PLDs</td>
</tr>
<tr>
<td>18</td>
<td>Other criteria</td>
</tr>
</tbody>
</table>

- flawed simulation not accounting for hardware effects
- incorrect timing analysis
- lack of tool conformance to published IEEE standards
- marginal visibility and traceability of tool output
- hidden advanced tool features
- no access to proprietary tool design data
- no access to tool simulation and synthesis algorithms
- lack of detailed guidance on what is acceptable for qualification
- lack of vendor independent standard test suite for tools
- frequent tool updates with marginal version control.

Fig. 2. Experience of respondents with tool qualification.

For those who have experienced effort to qualify programmable logic tools (only 14% of respondents, Fig. 2), the quality of the guidelines is sufficient or appropriate (62%, Fig. 3), so is the ease of finding required information (67%), while the increase of workload was deemed negligible or moderate (80%, Fig. 4). An interesting observation concerns the scale of safety improvement due to qualification: marginal (43%), moderate (21%), noticeable (7%) and significant (29%) – see Fig. 5. Similarly, the question about errors found in the tools may be a source for concern: no errors (11%), few and minor errors (50%), significant and numerous (17%).

The respondents observed that the nature of tools is better suited for rapid freeform development than for requirement-based methodical design. The major issues with tool use and qualification identified by the respondents in a comments section of the survey included:

Fig. 3. Distribution of responses on quality of tool guidelines.

Fig. 4. Responses on workload increase due to tool qualification.

Fig. 5. Responses on safety improvement due to tool qualification.
Despite all raised issues, the satisfaction level towards programmable logic tools was high: more than 96% of respondents marked their satisfaction level as 4 out of 5.

In summary, it is obvious that software tools used in design and verification of complex electronics in safety-critical applications should be scrutinized because of concerns that they may introduce design errors leading to accidents. However, the conducted survey indicated that the most important criteria for tool selection are considered to be: available documentation, ease of qualification, and previous tool use, none of which is technical. In this view, work should be done on developing more objective criteria for tool qualification and conducting experiments with tools to identify their most vulnerable functions that may be a source of subsequent design faults and operational errors. Some of the authors specifically point out that the lack of research investment in certification technologies will have a significant impact on levels of autonomous control approaches that can be properly flight certified, and could lead to limiting capability for future autonomous systems.

The tool assessment process must follow the RTCA DO-254 guidelines, but the relative vagueness of these guidelines causes significant differences in interpretation by industry and should be eliminated. Possibly, a common ground should be found between RTCA DO-254 and DO-178B guidelines.

7. CONCLUSIONS

There is a significant evidence of a widespread use of the FPGA devices in safety-critical systems, developed with the aid of tools we discuss in this paper. However, despite the fact that often design and verification can be done by the same individual, the level of verification may be insufficient due to limited selection of external stimuli, simulations may be skipped, and the design approved by non-engineering managers. Additionally, the research shows that the quality of vendor-supplied soft core or macro libraries is not guaranteed, while synthesis tools can generate faults.

Considering the above, there is no surprise that vendors want to stay on the safe side. The excerpts from manufacturers’ product descriptions are symptomatic. Despite great progress and improved trustworthiness of new products, there is no certainty that the product is perfect. This leads to the limited warranties and legal disclaimers, such as the one below (NASA 2004):

IN NO EVENT SHALL <vendor> OR ITS LICENSORS OR THEIR AGENTS BE LIABLE FOR ANY INDIRECT, SPECIAL, CONSEQUENTIAL OR INCIDENTAL DAMAGES WHATSOEVER (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF BUSINESS PROFITS, BUSINESS INTERRUPTIONS, LOSS OF BUSINESS INFORMATION, OR OTHER PECUNIARY LOSS) ARISING OUT OF THE USE OF OR INABILITY TO USE THE SOFTWARE, EVEN IF <vendor> AND/OR ITS LICENSORS HAVE BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES

When designing circuits for implementation in programmable logic, it is essential to use dedicated programs. A typical tool’s functions would include software for initial design entry, logic optimization, device fitting, simulation, and configuration. There are tools specific to just one type of hardware such as analog design, there are tools that serve multiple purposes, and there are dedicated ASIC/FPGA tools. Tools common to analog and fixed digital systems are rather uncomplicated, with the layer of abstraction between the users input and the tool’s output being thin. A designer can input the design, similar to CAD-like drawing of circuits, then test and simulate it for minor post processing and simplifications. ASIC/FPGA tools, by contrast, have a very thick layer of abstraction between the user’s input and the tool’s output. The designer operating the tool commonly enters the design in a language such as Verilog or VHDL. The tool then interprets the language, synthesizes the logic, creates net lists, and interprets the net list into a hardware specific layout. Synthesis involves typically the optimization of logic, timing, and various other aspects. It can be thought of as a black box, with design as an input and “synthesized” design as an output.

FPGA/CPLD vendors are primarily interested in developing software required to take a design captured either in schematics or HDL into a form that can be used to program a circuit. However, because the Electronic Design Automation (EDA) tool industry is fairly dynamic and hardware keeps evolving, the software developers for back-end tools have to attend to two primary activities, developing libraries for new EDA tools and simulators, while creating better fitters and routers for new hardware with more resources and more complex architectures.

Evolving interchange standards such as EDIF and Verilog/VHDL help standardize interfaces to CAD tools and simulators. For example, a CAD vendor can now provide an EDIF-compatible library of design elements using Verilog or VHDL to implement the models necessary for simulation environments. Recognizing that there is a potentially large learning curve, FPGA/CPLD vendors are also offering cost-effective entry-level design environments. The CEH tool landscape is very diverse and not standardized. The proprietary and closed nature of the tools makes them rather difficult to evaluate. Therefore, new evaluation criteria are needed that would address technical aspects of tool use.

ACKNOWLEDGEMENTS

The presented work was supported in part by the Aviation Airworthiness Center of Excellence under contract DTFACT-07-C-00010 sponsored by the FAA. Findings contained herein are not necessarily those of the FAA.

REFERENCES


Leroy J.E., J. Bezamut (2007), Experience at Barco-Silex in FPGA Design with DAL C (DO254), Barco-Siles S.A., Peynier, France, Internal Paper


